MC68040RC40A 产品信息|NXP

特点


32BIT W/ CACHE, MMU, FPU

封装


PGA179: PGA179, plastic, pin grid array; 179 pins; 2.54 mm pitch; 47.2 mm x 47.2 mm x 3.18 mm body

购买选项

MC68040RC40A

停产

12NC: 935323979157

详细信息

订购

工作特点

参数
Security Status
COMPANY PUBLIC
Description
32BIT W/ CACHE, MMU, FPU
参数
Number of pins
179
Package Style
PGA

环境

部件/12NC无铅欧盟 RoHS无卤素RHF指标二级互连REACH SVHC重量(mg)
MC68040RC40A(935323979157)
No
Yes
Yes
H
e4
REACH SVHC
24933.5

质量

部件/12NC安全保障功能安全
MC68040RC40A
(935323979157)
No

配送

部件/12NC协调关税 (美国)免责声明出口控制分类编号 (美国)
MC68040RC40A
(935323979157)
854231
3A991A2

停产和更换部件数据

部件/12NC停产通知上次购买日期上次发货日期
MC68040RC40A
(935323979157)
-
2014-11-21
2015-11-21

更多信息 MC68040

Archived content is no longer updated and is made available for historical reference only.

The MC68040, MC68040V, MC68LC040, and MC68EC040 are NXP® Semiconductors (formerly Motorola, Inc., Semiconductor Products Sector) fourth generation of M68000-compatible, high-performance, 32-bit microprocessors. All four devices are virtual memory microprocessors employing multiple concurrent execution units and a highly integrated architecture that provides very high performance. They integrate an MC68030-compatible integer unit (IU) and two independent caches. The MC68040, MC68040V, and MC68LC040 contain dual, independent, demand-paged memory management units (MMUs) for instruction and data stream accesses and independent, 4-Kbyte instruction and data caches. The MC68040 contains an MC68881/MC68882-compatible floating-point unit (FPU). The use of multiple independent execution pipelines, multiple internal buses, and a full internal Harvard architecture, including separate physical caches for both instruction and data accesses, achieves a high degree of instruction execution parallelism on all three processors. The on-chip bus snoop logic, which directly supports cache coherency in multileader applications, enhances cache functionality.

更多