设计文件
收到完整的详细信息。 请参阅产品足迹及更多信息 电子CAD文件.
The JN5148 is an ultra low power, high performance MCU combined with an IEEE802.15.4 compliant transceiver. It is targeted at low-power wireless networking applications, and features an enhanced 32-bit RISC processor offering high coding efficiency through variable width instructions, a multi-stage instruction pipeline and low power operation with programmable clock speeds and various sleep modes. The device comprises 128 kB of ROM, 128 kB of RAM, and a rich mix of analogue and digital peripherals. The large memory footprint allows the device to run both the networking stack, such as ZigBee PRO or NXP"s proprietary JenNet networking stack, and an embedded application or in a co-processor mode. The operating current is below 18 mA, allowing operation direct from a coin cell.
|
|
|
|
|
|
---|---|---|---|---|---|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
快速参考恩智浦 文档类别.
2 文件
安全文件正在加载,请稍等