

# **SOT619-17(D)**

plastic thermal enhanced very thin quad flat package; no leads; 0.1 dimple wettable flank, 48 terminals; 7 mm x 7 mm x 0.85 mm body

23 October 2018

**Package information** 

## 1 Package summary

Terminal position code Q (quad)

Package type descriptive code HVQFN48

Package style descriptive code HVQFN (thermal enhanced very thin quad

flatpack; no leads)

Package body material type P (plastic)

Mounting method type S (surface mount)

**Issue date** 28-09-2018

Manufacturer package code 98ASA01307D

#### Table 1. Package summary

| Parameter                      | Min | Nom  | Max | Unit |
|--------------------------------|-----|------|-----|------|
| package length                 | -   | 7    | -   | mm   |
| package width                  | -   | 7    | -   | mm   |
| package height                 | -   | 0.85 | -   | mm   |
| nominal pitch                  | -   | 0.5  | -   | mm   |
| actual quantity of termination | -   | 48   | -   |      |



# 2 Package outline





# 3 Soldering



## PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

|       | © NXP B.V.           | ALL RIGHTS RESERVED |                 | DATE: 2   | 8 SEP 2018 |
|-------|----------------------|---------------------|-----------------|-----------|------------|
| MFC   | CHANICAL OUTLINE     | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT | VERSION NOT TO SCALE | NON JEDEC           | 98ASA01307D     | 0         |            |

Figure 3. Reflow soldering footprint part1 for HVQFN48 (SOT619-17(D))



THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 2   | 8 SEP 2018 |
|----------------------------|---------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA01307D     | 0         |            |

Figure 4. Reflow soldering footprint part2 for HVQFN48 (SOT619-17(D))



RECOMMENDED STENCIL THICKNESS 0.125 OR 0.15

PCB DESIGN GUIDELINES - SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 2   | 8 SEP 2018 |
|----------------------------|---------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA01307D     | 0         |            |

Figure 5. Reflow soldering footprint part3 for HVQFN48 (SOT619-17(D))

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\sqrt{3}$ . PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

4. COPLANARITY APPLIES TO LEADS, DIE ATTACH FLAG.

5. MIN. METAL GAP SHOULD BE 0.25 MM.

© NXP B.V. ALL RIGHTS RESERVED

MECHANICAL OUTLINE
PRINT VERSION NOT TO SCALE

OUTLINE
PRINT VERSION NOT TO SCALE

OUTLINE
PRINT VERSION NOT TO SCALE

OUTLINE

Figure 6. Package outline note HVQFN48 (SOT619-17(D))

## 4 Legal information

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including -without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

## **NXP Semiconductors**

**SOT619-17(D)** 

plastic thermal enhanced very thin quad flat package; no leads; 0.1 dimple wettable flank, 48 terminals; 7 mm x 7 mm x 0.85 mm body

## **Contents**

| 1 | Package summary   | 1 |
|---|-------------------|---|
| 2 | Package outline   | 2 |
| 3 | Soldering         | 4 |
| 4 | Legal information |   |