

WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

26 April 2021

Package information

### 1 Package summary

| Terminal position code         | B (bottom)                            |
|--------------------------------|---------------------------------------|
| Package type descriptive code  | WLCSP76                               |
| Package style descriptive code | WLCSP (wafer level chip-size package) |
| Mounting method type           | S (surface mount)                     |
| Issue date                     | 10-06-2020                            |
| Manufacturer package code      | 98ASA01673D                           |

#### Table 1. Package summary

| Parameter                      | Min   | Nom   | Мах   | Unit |
|--------------------------------|-------|-------|-------|------|
| package length                 | 3.535 | 3.565 | 3.595 | mm   |
| package width                  | 3.92  | 3.95  | 3.98  | mm   |
| package height                 | -     | 0.495 | 0.53  | mm   |
| actual quantity of termination | -     | 76    | -     |      |



WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

### 2 Package outline



SOT2073-1
Package information

# WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)



SOT2073-1 Package information

WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

### 3 Soldering



SOT2073-1

#### WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)



SOT2073-1 Package information © NXP B.V. 2021. All rights reserved.

5/9

#### WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)



SOT2073-1
Package information

WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

| WLCSP-76 I/O<br>3.95 X 3.565 X 0.495 PKG, (BACKS | SIDE COATING INCLUDED)   |                      | S0T2073-          |
|--------------------------------------------------|--------------------------|----------------------|-------------------|
| NOTES:                                           |                          |                      |                   |
| 1. ALL DIMENSIONS IN MILLIMETE                   | RS.                      |                      |                   |
| 2. DIMENSIONING AND TOLERANC                     | NING PER ASME Y14.5M-19  | 994.                 |                   |
| 3. PIN A1 FEATURE SHAPE, SIZE                    | E AND LOCATION MAY VAR   | ۲Y.                  |                   |
| 4. MAXIMUM SOLDER BALL DIAM                      | ETER MEASURED PARALLEI   | _ TO DATUM C.        |                   |
| 5. DATUM C, THE SEATING PLAN                     | NE, IS DETERMINED BY THE | E SPHERICAL CROWNS C | F THE SOLDER BALL |
| 6. THIS PACKAGE HAS A BAC                        | K SIDE COATING THICKNES  | SS OF 0.025.         |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
|                                                  |                          |                      |                   |
| © NXP B.V.                                       | ALL RIGHTS RESERVED      |                      | DATE: 10 JUL 2    |
| MECHANICAL OUTLINE                               | STANDARD:                | DRAWING NUMBER:      | REVISION:         |
| PRINT VERSION NOT TO SCALE                       | NON JEDEC                | 98ASA01673D          | 0                 |

WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

### 4 Legal information

#### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### **NXP Semiconductors**

### SOT2073-1

WLCSP76, wafer level chip scale package, 76 terminals, 3.95 mm x 3.565 mm x 0.495 mm body (backside coating included)

### Contents

| Package summary | 1                                                                    |
|-----------------|----------------------------------------------------------------------|
| Package outline | 2                                                                    |
| Soldering       | 4                                                                    |
|                 |                                                                      |
|                 | Package summary<br>Package outline<br>Soldering<br>Legal information |

© NXP B.V. 2021.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 26 April 2021