# 1. Package summary Terminal position code B (bottom) Package type descriptive code WLCSP214 Package type industry code WLCSP214 Package style descriptive code WLCSP (wafer level chip-size package) Mounting method type S (surface mount) Issue date28-3-2018Manufacturer package code98ASA01053D ### **Table 1. Package summary** | Symbol | Parameter | Min | Тур | Nom | Max | Unit | |----------------|--------------------------------|-----|-----|-------|-----|------| | D | package length | - | - | 7.918 | - | mm | | E | package width | - | - | 9.418 | - | mm | | Α | seated height | - | - | 0.55 | - | mm | | е | nominal pitch | - | - | 0.5 | - | mm | | n <sub>2</sub> | actual quantity of termination | - | - | 214 | - | A/A | NXP Semiconductors SOT1906-2 WLCSP214, wafer level chip-scale package, 214 terminals, 0.5 mm pitch, 9.418 mm x 7.918 mm x 0.55 mm body # 2. Package outline **NXP Semiconductors** SOT1906-2 WLCSP214, wafer level chip-scale package, 214 terminals, 0.5 mm pitch, 9.418 mm x 7.918 mm x 0.55 #### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C. DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE © NXP B.V. ALL RIGHTS RESERVED DATE: 28 MAR 2018 DRAWING NUMBER: REVISION: STANDARD: MECHANICAL OUTLINE В PRINT VERSION NOT TO SCALE NON-JEDEC SOT1906-2 Package outline note WLCSP214 (SOT1906-2) Fig. 2. NXP Semiconductors SOT1906-2 WLCSP214, wafer level chip-scale package, 214 terminals, 0.5 mm pitch, 9.418 mm x 7.918 mm x 0.55 mm body ## 3. Legal information #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. NXP Semiconductors SOT1906-2 WLCSP214, wafer level chip-scale package, 214 terminals, 0.5 mm pitch, 9.418 mm x 7.918 mm x 0.55 mm body ## 4. Contents | 1. | Package summary | 1 | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 2. | Package outline | 2 | | 3. | Legal information | 4 | | | | | | © V | NXP B.V. 2018. All rights reserved | | | For | more information, please visit: http://www.nxp.com<br>sales office addresses, please send an email to: salesaddresses@nxp.com<br>te of release: 12 April 2018 | |