NXP® Semiconductors | MSE9S12HZ256_2L16Y |
Mask Set Errata | Rev. April 17, 2012 |
MC9S12HZ256, Mask 2L16Y |
This errata sheet applies to the following devices: MC9S12HZ256 |
The mask set is identified by a 5-character code consisting of a version number, a letter, two numerical digits, and a letter, for example 1K79X. All standard devices are marked with a mask set number and a date code. |
Device markings indicate the week of manufacture and the mask set used. The date is coded as four
numerical digits where the first two digits indicate the year and the last two digits indicate the work week.
For instance, the date code "0201" indicates the first week of the year 2002. |
Some MCU samples and devices are marked with an SC, PC, or XC prefix. An SC prefix denotes special/custom device. A PC prefix indicates a prototype device which has undergone basic testing only. An XC prefix denotes that the device is tested but is not fully characterized or qualified over the full range of normal manufacturing process variations. After full characterization and qualification, devices will be marked with the MC or SC prefix. |
MUCtsXXXXX is the tracking number for device errata. It can be used with the mask set and date code to identify a specific erratum. |
Errata Number | Module affected | Brief Description | Work- around |
MUCts01967 | S12_bdm | Possible manipulation of return address when exiting BDM active mode | YES |
MUCts02415 | S12_mebi | MEBI: Missing ECLK edge on first external access after mode switching | YES |
MUCts02958 | mscan | msCAN: Potential byte corruption when FIFO full | YES |
MUCts03031 | tim_16b8c | TIM:Normal Output Compare event happens on setting OC7M bit if OM/OL=0 | YES |
MUCts03403 | spi | SPI: Disabling slave SPI together with clearing CPHA while SS low locks transmit shift register for the next transmission | YES |
MUCts03471 | atd_10b16c | ATD: Abort of an A/D conversion sequence with write to ATDxCTL0/1/2/3 may not work | YES |
MUCts03542 | fts256k2 | FTS256K2: Blind Spot in Data Compress Command Algorithm | YES |
MUCts03568 | mscan | MSCAN: Corrupt ID may be sent in early-SOF condition | YES |
MUCts03662 | vreg_3v3 | vreg_3v3.02.08: Possible incorrect operation if device is wakened from stop mode within 4.7µs of stop mode entry | NO |
MUCts03688 | atd_10b16c | ADC: conversion does not start with 2 consecutive writes to ATDCTL5 | YES |
MUCts04076 | pwm_8b6c | PWM: Emergency shutdown input can be overruled | YES |
MUCts04160 | tim_16b8c | TIM_16B8C: Output compare pulse is inaccurate | YES |
MUCts04223 | pwm_8b6c | PWM: Wrong output level after shutdown restart in 16bit concatenated channel mode | NO |
MUCts04225 | pwm_8b6c | PWM: Wrong output value after restart from stop or wait mode | NO |
MUCts04246 | sci | SCI: RXEDGIF occurs more times than expected in IR mode | YES |
Possible manipulation of return address when exiting BDM active mode | MUCts01967 |
Upon leaving BDM active mode, the CPU return address is stored |
Avoid using the BGND instruction when the ENBDM bit in the BDMSTS |
MEBI: Missing ECLK edge on first external access after mode switching | MUCts02415 |
If the ECLK is used as an external bus control signal (ESTR=1) the first |
Enter expanded mode with ECLK output disabled (NECLK=1). Enable the ECLK |
msCAN: Potential byte corruption when FIFO full | MUCts02958 |
When messages received by the msCAN controller are not serviced in |
The following precautions can be taken to avoid the problem: |
TIM:Normal Output Compare event happens on setting OC7M bit if OM/OL=0 | MUCts03031 |
When an OC7M bit is set, an erroneous normal output compare event can |
Set OC7Mx = 1 only for channels where the output compare action should |
SPI: Disabling slave SPI together with clearing CPHA while SS low locks transmit shift register for the next transmission | MUCts03403 |
With the SPI configured as a slave, clearing the SPE bit (to disable |
When disabling the slave SPI, CPHA should not be cleared at the same time. |
ATD: Abort of an A/D conversion sequence with write to ATDxCTL0/1/2/3 may not work | MUCts03471 |
Starting a conversion with a write to ATDxCTL5 or on an external trigger |
Only write to ATDxCTL4 to abort an ongoing conversion sequence. |
FTS256K2: Blind Spot in Data Compress Command Algorithm | MUCts03542 |
If the range of Flash addresses to be compressed is 32K or greater, the |
Limit range of addresses to be compressed to less than 32K addresses. |
MSCAN: Corrupt ID may be sent in early-SOF condition | MUCts03568 |
The initial eight ID bits will be corrupted if a message is set up for |
Due to increased oscillator tolerance a transmission start in the third |
vreg_3v3.02.08: Possible incorrect operation if device is wakened from stop mode within 4.7µs of stop mode entry | MUCts03662 |
It is possible that after the device enters Stop or Pseudo-Stop mode it |
None. |
ADC: conversion does not start with 2 consecutive writes to ATDCTL5 | MUCts03688 |
When the ATD is started with write to ATDCTL5 |
Only write once to ATDCTL5 when starting a conversion. |
PWM: Emergency shutdown input can be overruled | MUCts04076 |
If the PWM emergency shutdown feature is enabled (PWM5ENA=1) and PWM |
When using the PWM emergency shutdown feature the GPIO function on the |
TIM_16B8C: Output compare pulse is inaccurate | MUCts04160 |
The pulse width of an output compare (which resets the free running |
The specification has been updated. Please refer to revision 01.05 (05 |
PWM: Wrong output level after shutdown restart in 16bit concatenated channel mode | MUCts04223 |
When the PWM is used in 16-bit (concatenation) channel and the |
None. |
PWM: Wrong output value after restart from stop or wait mode | MUCts04225 |
In low power modes (stop/p-stop/wait ?PSWAI=1) and during PWM PP5 |
None. |
SCI: RXEDGIF occurs more times than expected in IR mode | MUCts04246 |
Configured for Infrared Receive mode, the SCI may incorrectly set the |
Case 1 and case 2 may occurs at same time. To avoid those unexpected |