## **NXP Semiconductors**

# **Application Note**

Document Number: AN11987

Rev. 0, 06/2017

# i.MX 6SLL Product Lifetime Usage Estimates

## 1 Introduction

This document describes the estimated product lifetimes for the i.MX 6SLL applications processor based on the criteria used in the qualification process.

The product lifetimes described here are estimates and do not represent a guaranteed lifetime for a particular product.

The i.MX 6 series consists of an extensive number of processors that deliver a wide range of processing and multimedia capabilities across various qualification levels.

This document is intended to provide users with guidance on how to interpret the different i.MX 6SLL qualification levels in terms of the target operating frequency of the device, the maximum supported junction temperature (Tj) of the processor, and how this relates to the lifetime of the device.

#### Contents

| 1. | Introduction                                 | 1 |
|----|----------------------------------------------|---|
| 2. | Device qualification level and available PoH | 3 |
| 1. | Commercial qualification                     | 3 |
| 2. | Industrial qualification                     | 3 |
| 3. | Combining use cases                          | 5 |
| 4  | Revision history                             | 7 |



#### Introduction

Each qualification level supported (commercial and industrial) defines a number of power-on hours (PoH) available to the processor under a given set of conditions, such as:

- The target frequency for the application (commercial and industrial).
  - a) The target frequency is determined by the input voltage to the processor's core complex (VDD ARM IN).
  - b) The target voltage should not be set to the minimum specified in the datasheet. All power management ICs have allowable tolerances. The target voltage must be set higher than the minimum specified voltage to account for the tolerance of the PMIC. The tolerance assumed in the calculations in this document is +/-25mV.
- The percentage of active use vs. standby.
  - a) Active use means that the processor is running at an active performance mode.
    - For the commercial and industrial tiers, there are two available performance modes: 996
      MHz and 792 MHz.
  - b) In standby/DSM mode the datasheet defines lower operating conditions for VDD\_ARM\_IN and VDD\_SOC\_IN, reducing power consumption and junction temperature. In this mode, the voltage and temperature are set low enough so that the effect on the lifetime calculations is negligible and treated as if the device were powered off.
- The junction temperature (Tj) of the processor.
  - a) The maximum junction temperature of the device is different for each tier of the product, for example, 95°C for commercial and 105°C industrial. This maximum temperature is guaranteed by final test.
  - b) Users must ensure that their device is appropriately thermally managed such that the maximum junction temperature is not exceeded.

#### **NOTE**

All data provided within this document are estimates for PoH that are based on extensive qualification experience and testing with the i.MX 6 series. These statistically derived estimates should not be viewed as a limit on an individual device's lifetime, nor should they be construed as a guarantee by NXP as to the actual lifetime of the device. Sales and warranty terms and conditions still apply.

# 2 Device qualification level and available PoH

## 2.1 Commercial qualification

Table 2 provides the number of PoH for the typical use conditions for the commercial device.

| ARM® Core Speed<br>(MHz) | Power-on Hours<br>[PoH]<br>(Hrs) | ARM Core<br>Operating Voltage<br>(V) | Junction<br>Temperature [T <sub>j</sub> ]<br>(°C) |
|--------------------------|----------------------------------|--------------------------------------|---------------------------------------------------|
| 996                      | 21,900                           | 1.255                                | 95                                                |
| 792                      | 48,790                           | 1.175                                | 95                                                |

Table 1. Commercial qualification lifetime estimates

Figure 1 establishes guidelines for estimating PoH as a function of CPU frequency and junction temperature. PoH can be read directly off of the charts below to determine the necessary trade-offs to be made to CPU frequency and junction temperature to increase the estimated PoH of the device.



Figure 1. i.MX 6SLL commercial lifetime estimates

## 2.2 Industrial qualification

Table 2 provides the number of PoH for the typical use conditions for the industrial device.

NXP Semiconductors 3

i.MX 6SLL Product Lifetime Usage Estimates, Application Note, Rev. 0, 06/2017

Table 2. industrial qualification lifetime estimates

| ARM Core Speed<br>(MHz) | Power-on Hours<br>[PoH]<br>(Hrs) | ARM Core<br>Operating Voltage<br>(V) | Junction<br>Temperature [T <sub>j</sub> ]<br>(°C) |
|-------------------------|----------------------------------|--------------------------------------|---------------------------------------------------|
| 792                     | 87,600                           | 1.175                                | 105                                               |

Figure 2 establishes guidelines for estimating PoH as a function of CPU frequency and junction temperature. PoH can be read directly off of the charts below to determine the necessary trade-offs to be made to CPU frequency and junction temperature to increase the estimated PoH of the device.



Figure 2. i.MX 6SLL industrial lifetime estimates

#### 3 Combining use cases

In some applications a constant operating use case cannot deliver the target PoH. In this case, it is advantageous to use multiple operating conditions. This method provides some of the lifetime benefits of running at a lower performance use case, while keeping the ability of the system to use the highest performance state dictated by the application's demands.

## Scenario 1: Switching between two power states with different voltages.

In this scenario, the system is using a 996 MHz full power state, and a 792 MHz reduced power state. It is assumed for these calculations that the temperature stays constant in either mode. If the system spends 50% of its power-on-time at 996 MHz and 50% of its power-on-time at 792 MHz, the two PoH (read from Figure 3) can be combined with using those percentages:  $55,000 \times 0.5 + 24,700 \times 0.5 = 39,850 \text{ PoH}$ .



Figure 3. Multiple power state use case

i.MX 6SLL Product Lifetime Usage Estimates, Application Note, Rev. 0, 06/2017 **NXP Semiconductors** 5 Combining use cases

#### Scenario 2: Switching between two power states with different temperatures

This scenario assumes that the system can achieve a drop in temperature by throttling back in performance while still maintaining a constant voltage. This temperature change may be able to be achieved by changing the frequency or by simply scaling back the loading on the ARM cores or processing units. This use case is particularly useful for customers who need to take advantage of the full commercial temperature range of the i.MX 6 series. In this scenario, the system spends 30% of its power-on-hours at  $93^{\circ}$ C and 70% of its power-on hours at  $85^{\circ}$ C (as read off the chart in Figure 4). The two PoH can be combined as such:  $24,700 \times 0.3 + 40,600 \times 0.7 = 35,830$  PoH.



Figure 4. Multiple temperature use case

### **Scenario 3: Using three or more power states.**

This scenario shows how this strategy can be extended to more than two power states. While this example only has three power states, there is no limit to the actual number of power states that can be combined. The power states that are being used in this scenario are 792 MHz (at  $93^{\circ}$ C) and 996 MHz (at  $85^{\circ}$ C). Each state will be used equally one third of the time. These power states can be combined as such:  $55,000 \times 0.34 + 40,600 \times 0.33 + 24,700 \times 0.33 = 39699$  PoH.



Figure 5. Various use cases

# 4 Revision history

Table 3. Revision history

| Revision number | Date    | Substantive changes |
|-----------------|---------|---------------------|
| 0               | 06/2017 | Initial release.    |

#### How to Reach Us:

Home Page: www.nxp.com

Web Support:

www.nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

www.nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, and the Freescale logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM Powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2017 NXP B.V.

Document Number: AN11987

Rev. 0 06/2017



